

### Introduction to AMD Vivado™



### **AMD Tools and Frameworks**

### AMD Vitis™ AI

Enables the implementations of machine learning inference, using Tensor Flow, Caffe and PyTorch

\*Requires a SoC/RFSoC/AMD Alveo™

### **PYNQ**

Python framework for rapid prototyping on SoC/RFSoC/Alveo

### **AMD Vitis™**

Embedded and accelerated SW development. Used to develop software solutions for MicroBlaze™, Arm® R5, A9, A53 and A72.

### AMD Vitis™ / Vivado HLS

High-Level Synthesis (HLS) tool supporting C/C++/OpenCL

#### **Petalinux**

**Embedded Linux solutions** 

#### AMD Vivado™

Design capture and implementation for the base platform



### AMD Vivado™ Overview

- Vivado is the foundation of all design and higher level tools
- Vivado enables us to capture designs using VHDL or Verilog
- Large IP library to accelerate our designs
- Integrates Vivado / Vitis HLS IP cores



- ✓ Simulate designs using Vivado Simulator
- ✓ Synthesize, place and route the design
- Generate power estimations
- Create AMD support architecture



### AMD Vivado™ Overview

#### **FPGA Implementation Flow**

**Synthesis** – Translates the HDL design into a series of logic equations which are then mapped onto the resources available in the target FPGA.



**Routing** – The placed logic resources in the design are interconnected using routing and switch matrixes to implement the final application.

**Bit File** – The generation of the final programming file for the target FPGA.



We can control the flow implementation settings by using constraints (XDC file) and implementation strategies.



# AMD Vivado™ IP Integrator





# AMD Vivado™ IP Integrator (IPI)

### Create system-level designs

- Instantiate and interconnect IP cores
- IP-centric design flow
  - Plug-and-play IP
  - Vast IP catalog
- Accelerates
  - Integration
  - Productivity
- Example applications
  - Embedded
  - DSP
  - Video
  - Analog
  - Networking





# AMD Vivado™ IP Integrator: Intelligent IP Integration

- Automated IP subsystems
- Block automation for rapid design creation
- One click IP customization
- Board aware
- Support all 7 Series FPGAs and AMD
   Zynq™ SoCs
- Built-in presets, accelerating design creation





## AMD Vivado™ IP Integrator: Intelligent IP Integration

### Correct-by-construction

- Interface level connections
- Extensible IP repository
- Real-time DRCs and parameter propagation / resolution
- Designer assistance





## **Demonstration**

AMD Vivado™





# Clock Domain Crossing





### **Clock Domain Crossing**

Ideal solution uses one clock and the entire design is synchronous.

**BUT!** 



Modern devices have multiple clocks to address different clock domains e.g. ADC / DAC clocks, source synchronous interfaces.

Brings with it the need to transfer data, and signals safely and reliability between the clock domains.



### Metastability

One issue which can arise with incorrect domain crossing is metastability.

This can lead to corruption of data or incorrect behaviour.

Occurs when a flip flops set up or hold time is violated.



## Metastability









### **Clock Domain Crossing**

Several techniques can be used depending upon what needs to be transferred:

- Two stage synchroniser Ideal for single bit data
- Grey code synchroniser Encodes data bus in grey code and transfer between domains
  - Ideal for counters as input to be converted to grey code can only decrement / increment by one from previous value
- Hand shake synchroniser Transfers data bus between two clock domains using handshake signals
- Pulse synchroniser transfer pulse from one clock domain to another
- Asynchronous FIFO transfers data from one domain to another, useful for high throughput / burst transfers



## **Clock Domain Crossing**

To support reset functionality across clock domains we may need the following synchronisers structures.

- » Asynchronous Reset Synchroniser enables asynchronous assertion and synchronous de-assertion.
- » Synchronous Reset Synchroniser synchronises a synchronous reset to another clock domain.



### CDC in AMD

AMD Parameterised Macros (XPM) – provide CDC structures

Use registers optimised for CDC in the fabric

» Registers located close together and have small set up and hold windows

Described within UG953 Libraries Guide

Described within UG 974 UltraScale™ Architecture Libraries





## AMD Vivado™ CDC Report

Following Synthesis – in TCL window run the command report\_cdc





### AMD Vivado™ Timing Analysis – Clock Interaction



Generated from Flow Navigator when implementation is open.

Yellow show unrelated clock – Indicates CDC issues as well. (Means we need to define constraints.)





### AMD Vivado™ Timing Analysis – Inter clock Issues



If you forget to report\_cdc following synthesis. CDC issues will be apparent in the timing report if we have not correctly addressed the constraints.

User Ignored Paths
Unconstrained Paths

### Detailed path report – Source and Destination Clocks different

| Summary           |                                                                                                                                                                                               |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Name              | ▶ Path 62                                                                                                                                                                                     |  |
| Slack             | <u>-1.426ns</u>                                                                                                                                                                               |  |
| Source            | UF/U0/inst_fifo_gen/gconvfifo.rf/grf.rf/gntv_or_sync_fifo.gl0.rd/gras.rsts/ram_empty_i_reg/C (rising edge-triggered cell FDPE clocked by s2_clk {rise@0.000ns fall@18.182ns period=36.364ns}) |  |
| Destination       | reqdata_reg/D (rising edge-triggered cell FDCE clocked by s1_clk {rise@0.000ns fall@5.000ns period=10.000ns})                                                                                 |  |
| Path Group        | s1_clk                                                                                                                                                                                        |  |
| Path Type         | Setup (Max at Slow Process Corner)                                                                                                                                                            |  |
| Requirement       | 0.812ns (s1_clk rise@9710.000ns - s2_clk rise@9709.188ns)                                                                                                                                     |  |
| Data Path Delay   | 1.636ns (logic 0.456ns (27.876%) route 1.180ns (72.124%))                                                                                                                                     |  |
| Logic Levels      | 0                                                                                                                                                                                             |  |
| Clock Path Skew   | <u>-0.537ns</u>                                                                                                                                                                               |  |
| Clock Uncertainty | <u>0.035ns</u>                                                                                                                                                                                |  |
| Clock DomCrossing | Inter clock paths are considered valid unless explicitly excluded by timing constraints such as set_clock_groups or set_false_path.                                                           |  |
|                   |                                                                                                                                                                                               |  |



### AMD Vivado™ Flow - Schematic

Engineers can use information provided in the text report to navigate to the schematic to understand where CDC might be.





# Strategies and Reports





## AMD Vivado™ – Strategies

- Strategies are a defined set of Vivado implementation feature options that control the implementation results.
- These strategies can be used to explore:
  - Timing Performance (e.g., Performance\_Explore)
  - Congestion Strategies to reduce routing congestion in areas of the design
  - Area Optimize for area
  - Power Optimize for power
  - Quick Flow Reduced implementation time

We should always try to achieve timing closure.



## AMD Vivado™ - Reports

- Vivado provides several reports which can be used to help focus in on performance issues in the design:
  - Design Analysis Report Provides information on design timing, congestion, and complexity of design.
  - Quality of Result Report Provides overall design assessment and methodology check – QOR can also make suggestions to fix issues in the design.
- Both are very useful to achieve timing closure of the design.



# AMD Vivado™ – Design Analysis Report

### Design Analysis Report provides information on:

- Timing Provides information on the timing and physical characteristics of timing paths.
- Complexity Provides information on routing complexity and LUT distribution.
- Congestion Provides information on routing congestion.







## AMD Vivado™ – Design Analysis Report

- Along with timing information, DAR can provide information on design complexity including indicating design risk for implementation.
- Low Risk Rent Analysis <0.65 and Fan Out <4.</li>
- High Risk Rent Analysis >0.65 <0.85 and Fan Out >4 % <5 May be difficult to place without congestion.





## AMD Vivado™ – Quality of Result

- Quality of Result Assessment (QoRA) and Quality of Result Suggestions (QoRS) since both provide information that can be used to achieve timing closure.
- Like Design Analysis Report Run initially after doing the Opt.

| 1. Overall Assessment Summary |                                                       |          | ogy Check Details                              |                                                              |                      |
|-------------------------------|-------------------------------------------------------|----------|------------------------------------------------|--------------------------------------------------------------|----------------------|
| QoR Assessment Score          | 2 - Implementation may complete. Timing will not meet | ID       | Description                                    | Criticality                                                  | Number of Violations |
| Report Methodology Severity   | Critical warnings                                     | TIMING-6 | No common primary clock between related clocks | Critical Warning<br>  Critical Warning<br>  Critical Warning | 1 2                  |
| ML Strategy Compatible        | Yes                                                   | TIMING-8 |                                                |                                                              |                      |
| Incremental Compatible        | l No                                                  |          | Unknown CDC Logic                              | Warning<br>+                                                 | 1<br>                |
| Next Recommended Flow Stage   | Review methodology warnings and fix or waive them     |          |                                                |                                                              |                      |



## AMD Vivado™ – Quality of Results

| SCORE | MEANING                                      | CORRECTIVE ACTION                                   |
|-------|----------------------------------------------|-----------------------------------------------------|
| 1     | Design will not implement                    | Redesign RTL / HLS modules                          |
| 2     | Design will implement timing problems        | Review constraints & RTL HLS                        |
| 3     | Design Runs have a small chance of success   | Use QoR suggestions, review clocking, ML strategies |
| 4     | Design should meet timing if directives used | Use QoR suggestions, ML strategies                  |
| 5     | Design will implement without timing issues  | Run Implementation                                  |



## AMD Vivado™ – Quality of Results

```
Copyright 1986-2020 Xilinx, Inc. All Rights Reserved.
 Tool Version : Vivado v.2020.1 (win64) Build 2902540 Wed May 27 19:54:49 MDT 2020
         : Sat Aug 29 14:13:22 2020
 Host
           : DESKTOP-L3OMJC1 running 64-bit major release (build 9200)
 Command : report qor suggestions -file QOR Suggestions.txt
 Design : design 1 wrapper
 Device
           : xczu9eg
 Design State : Fully Placed
 ML Models : v2019.2.0
Report QoR Suggestions
Table of Contents
1. QoR Suggestions Report Summary
2. ML Strategies
3. QoR Suggestions - XDC

    QoR Suggestions Report Summary

   Name | Id | Status | Generated At | Applicable For | Automatic | Incremental Friendly |
 RQS_XDC-3-1 | RQS_XDC-3 | Generated | place_design | synth_design | No
                                                                                                 | Tight constraints for given unsafe paths. Fix unsafe paths by amending the design or | Current Run |
                                                                                                 | adding false path, datapath only, or clock group constraints.
 * By default the number of failing paths is limited to 100. Use the -max paths options to override.
 ** The design checks report may change until design is completely implemented/routed
ML Strategies
 +---+----+
 | # | Id | Command | Options |
 +---+---+
 * ML Strategies are available only in default/explore at successfully routed design.
```



# Reducing Run Time





## **Design Check Points**

- AMD Vivado™ uses a physical design database to store placement and routing information.
- Design checkpoint files (.dcp) allow you to save and restore this physical database at key points in the design flow.



W40007 040740



## AMD Vivado™ - Reducing Compile Time

- Implementing a FPGA design can take a considerable time > 1 Hour.
- Iterating the design can therefore be an issue, there are several options which can reduce the implementation time both in synthesis and place and route.

| Synthesis                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Global                           | Performs a traditional top-down synthesis of the entire design. Selecting this option takes the longest time because you need to re-run the entire synthesis every time you make a change.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| Out of Context Per IP            | Runs synthesis and creates a Design Check Point (DCP) for every individual IP block within your design. These check points are then collected into a black-box at the top-level implementation. Using this option means that only the blocks you change need to be re-synthesized, which saves time. OOC-IP also creates an IP customization file (XCI) for each IP block, allowing for customization and OOC XDC files. OOC-IP is the default setting for synthesis within Vivado. This option applies to all IP within the block diagram. |  |  |  |
| Out of Context Per Block Diagram | Like the OOC-IP option however this option allows you to define the entire block diagram as OOC.                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |



# AMD Vivado™ - Reducing Compile Time

- Incremental synthesis can also be used when the changes are small.
- Write out incremental synthesis to the post synthesis design check point.
- Selecting incremental synthesis then provides two options:
  - Automatically use previous DCP
  - Use a defined DCP





# AMD Vivado™ – Reducing Compile Time

- Incremental implementation allows use of Design Check Point as the starting point.
- Preserves QoR predictability by reusing prior placement and routing from a reference design.
- Speeds up place and route run time or attempts last mile timing closure.





www.adiuvoengineering.com



adam@adiuvoengineering.com